Cite this paper
Ch, A. , Ravindra, J. and Lalkishore, K. (2015) Design of Ultra-Low Power PMOS and NMOS for Nano Scale VLSI Circuits. Circuits and Systems
, 60-69. doi: 10.4236/cs.2015.63007
 Burch, R., Najm, F., Yang, P. and Trick, T. (1993) A Monte Carlo Approach for Power Estimation. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 1, 63-71. http://dx.doi.org/10.1109/92.219908
 Ghosh, S. Devadas, K Keutzer, and J. White, (1992) Estimation of Average Switching Activity in Combinational and Sequential Circuits. ACM IEEE Design Automation Conference, 253-259.
 Chou, T.L. and Roy, K. Statistical Estimation of Digital Circuit Activity Considering Uncertainty of Gate Delays. IEICE (Japan) Transactions on Fundamentals of Electronics, Communications and Computer Sciences, Accepted for Publication.
 Chou, T.-L. and Roy, K. (1996) Accurate Estimation of Power Dissipation in CMOS Sequential Circuits. IEEE Transactions on VLSI Systems, 369-380.
 Kumar, M., Hussain, Md.A. and Paul, S.K. (2013) An Improved SOI CMOS Technology Based Circuit Technique for Effective Reduction of Standby Subthreshold Leakage. Circuits and Systems, 4, 431-437.http://dx.doi.org/10.4236/cs.2013.46056
 Kado, Y. (1997) The Potential of Ultrathin-Film SOI Devices for Low-Power and High-Speed Applications. IEICE Transactions on Electronics, E80-C, 443-454.
 Cristoloveanu, S. and Reichert, G. (1998) Recent Advances in SOI Materials and Device Technologies for High Temperature. Proceedings of High-Temperature Electronic Materials, Devices and Sensors, San Diego, 22-27 February 1998, 86-93.
 Brglez, F. and Fujiwara, H. (1985) A Neutral Netlist of 10 Combinational Benchmark Circuits and a Target Translator in Fortran. IEEE International Symposium on Circuits and Systems.
 Chew, E.S., Phyu, M.W. and Goh, W.L. (2009) Ultra Low-Power Full-Adder for Biomedical Applications. IEEE International Conference of Electron Devices and Solid-State Circuits, Xi’an, 25-27 December 2009, 115-118.
 Shalem, R., John, E. and John, L.K. (1999) A Novel Low Power Energy Recovery Full Adder Cell.
 Chen, Z., Roy, K. and Chou, T.-L. (1997) Sensitivity of Power Dissipation to Uncertainties in Primary Input Specification. IEEE Custom Integrated Circuits Conference, 487-490.
 Chen, Z., Roy, K. and Chou, T.-L. (1997) Power Sensitivity—A New Method to Estimate Power Considering Uncertain Specifications of Primary Inputs. ACM/IEEE International Conference on Computer-Aided Design, 40-44.
 Najm, F. (1994) A Survey of Power Estimation Techniques in VLSI Circuits. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2, 446-455.