Burch, R., Najm, F., Yang, P. and Trick, T. (1993) A Monte Carlo Approach for Power Estimation. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 1, 63-71.
 Chou, T.L. and Roy, K. Statistical Estimation of Digital Circuit Activity Considering Uncertainty of Gate Delays. IEICE (Japan) Transactions on Fundamentals of Electronics, Communications and Computer Sciences, Accepted for Publication.
 Kumar, M., Hussain, Md.A. and Paul, S.K. (2013) An Improved SOI CMOS Technology Based Circuit Technique for Effective Reduction of Standby Subthreshold Leakage. Circuits and Systems, 4, 431-437.
 Cristoloveanu, S. and Reichert, G. (1998) Recent Advances in SOI Materials and Device Technologies for High Temperature. Proceedings of High-Temperature Electronic Materials, Devices and Sensors, San Diego, 22-27 February 1998, 86-93.
 Chew, E.S., Phyu, M.W. and Goh, W.L. (2009) Ultra Low-Power Full-Adder for Biomedical Applications. IEEE International Conference of Electron Devices and Solid-State Circuits, Xi’an, 25-27 December 2009, 115-118.
 Chen, Z., Roy, K. and Chou, T.-L. (1997) Power Sensitivity—A New Method to Estimate Power Considering Uncertain Specifications of Primary Inputs. ACM/IEEE International Conference on Computer-Aided Design, 40-44.