ABSTRACT Due to the continuous rising demand of handheld devices like iPods, mobile, tablets; specific applications like biomedical applications like pacemakers, hearing aid machines and space applications which require stable digital systems with low power consumptions are required. As a main part in digital system the SRAM (Static Random Access Memory) should have low power consumption and stability. As we are continuously moving towards scaling for the last two decades the effect of this is process variations which have severe effect on stability, performance. Reducing the supply voltage to sub-threshold region, which helps in reducing the power consumption to an extent but side by side it raises the issue of the stability of the memory. Static Noise Margin of SRAM cell enforces great challenges to the sub threshold SRAM design. In this paper we have analyzed the cell stability of 9T SRAM Cell at various processes. The cell stability is checked at deep submicron (DSM) technology. In this paper we have analyzed the effect of temperature and supply voltage (Vdd) on the stability parameters of SRAM which is Static Noise Margin (SNM), Write Margin (WM) and Read Current. The effect has been observed at various process corners at 45 nm technology. The temperature has a significant effect on stability along with the Vdd. The Cell has been working efficiently at all process corners and has 50% more SNM from conventional 6T SRAM and 30% more WM from conventional 6T SRAM cell.
Cite this paper
M. Pattanaik, S. Birla and R. Singh, "Effect of Temperature & Supply Voltage Variation on Stability of 9T SRAM Cell at 45 nm Technology for Various Process Corners," Circuits and Systems, Vol. 3 No. 2, 2012, pp. 200-204. doi: 10.4236/cs.2012.32027.
 B. H. Calhoun and A. P. Chandrakasan, “Static Noise Margin Variation for Sub-Threshold SRAM in 65 nm CMOS,” IEEE Journal of Solid-State Circuits, Vol. 41, No. 7, 2006, pp. 1673-1679.
 M. Sinangil, N. Verma and A. P. Chandrakasan, “A Reconfigurable 8T Ultra-Dynamic Voltage Scalable (U-DVS) SRAM in 65 nm CMOS,” IEEE Journal of Solid-State Circuits, Vol. 44, No. 11, 2009, pp. 3163-3173.
 Z. Y. Liu and V. Kursun, “Characterization of a Novel Nine-Transistor SRAM Cell,” IEEE Transaction of Very Large Scale Integration Systems, Vol. 16, No. 4, 2008, pp. 488-492.
 S. Lin, Y.-B. Kim and F. Lombardi, “Design and Analysis of a 32 nm PVT Tolerant CMOS SRAM Cell for Low Leakage and High Stability,” Integration the VLSI Journal, Vol. 43, No. 2, 2010, pp. 176-187.
 A. J. Bhavnagarwala, X. Tang and J. D. Meindl, “The Impact of Intrinsic Device Fluctuations on CMOS SRAM Cell Stability,” IEEE Journal of Solid-State Circuits, Vol. 36, No. 4, 2001, pp. 658-665. doi:10.1109/4.913744
 Z. Guo, A. Carlson, L.-T. Pang, K. Duong, T.-J. K. Liu and B. Nikolic, “Large-Scale Read/Write Margin Measurement in 45 nm CMOS SRAM Arrays,” IEEE Symposium on VLSI Circuits Digest of Technical Papers, Honolulu, 18-20 June 2008, pp. 42-43.
 R. K. Singh, S. Birla and M. Pattanaik, “Characterization of PNN Stack SRAM Cell at Deep Sub-Micron Technology with High Stability and Low Leakage for Multimedia Applications,” International Journal of Computer Applications, Vol. 33, No. 1, 2011, pp. 13-17.
 J. J. Wang, S. Nalam and B. H. Calhoun, “Analyzing Static and Dynamic Write Margin for Nanometer SRAMs,” International Symposium on Low Power Electronics and Design, Bangalore, 11-13 August 2008, pp. 129-134.
 E. Seevinck, et al., “Static-Noise Margin Analysis of MOS SRAM Cells,” IEEE Journal of Solid-State Circuits, Vol. 22, No. 5, 1987, pp. 748-754.
 S. Birla, M. Pattanaik and R. K. Singh, “Static Noise Margin Analysis of Various SRAM Topologies,” IACSIT International Journal of Engineering and Technology, Vol. 3, No. 3, 2011, pp. 304-309.